## CME1214 Logic Design Experiment 4

1. Design 8-bit parallel input, serial output transmission circuit. The block diagram of circuit is shown below. 8-bit abcdefgh input will be set by switches connected to 5V in one position and to ground in other position. 8-to-8 Transmission Block consists of a MUX and a DEMUX. ABCDEFGH output of the Transmission Block will be as follows according to \$\mathbb{S}\_2\mathbb{S}\_1\mathbb{S}\_0\$ connected to switches:

| $S_2$ | $S_1$ | So | A | В | С |   |   | F | G | Н |
|-------|-------|----|---|---|---|---|---|---|---|---|
| 0     | 0     | 0  | a | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0     | 0     | 1  |   | b | 1 | 1 | 1 | 1 | 1 | 1 |
| 0     | 1     | 0  | 1 | 1 | c | 1 | 1 | 1 | 1 | 1 |
| 0     | 1     | 1  | 1 | 1 | 1 | d | 1 | 1 | 1 | 1 |
| 1     | 0     | 0  | 1 | 1 | 1 | 1 | e | 1 | 1 | 1 |
| 1     | 0     | 1  | 1 | 1 |   | 1 | 1 | f | 1 | 1 |
| 1     | 1     | 0  | 1 | 1 | 1 | 1 | 1 | 1 | g | 1 |
| 1     | 1     | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | h |



## 2.Frequency Divider Circuit

Build frequency dividers, divide-by-2 and divide-by-4 circuit using

- a. D Flip Flops
- b. JK Flip Flops

You should build 4 circuits in total.



## **Preliminary Work**

Draw truth tables and logic diagrams of the designs.

Construct and test the designed circuits in Quartus II.

Upload your PreLab report and bring data sheets of the ICs you used in your designs.

Prepare the PreLab report individually.

## **Equipments**

74LS138 (DeMultiplexer) and other necessary ICs such as OR, AND D Flip Flop (74LS74), JK Flip Flop (74LS76)
Other necessary ICs such as OR, AND, NOT
Breadboard, connection cables